[Total No. of Questions: 8]

### S.E. (Comp.) (Semester - III) Examination, May 2011

#### INTEGRATED ELECTRONICS

Duration: 3 Hours

Total Marks: 100

Instructions: 1)

- 1) Attempt five questions.
- 2) Attempt one question from each Module.
- 3) Assume suitable data if necessary.

#### **MODULE - I**

- Q1) a) Explain the working of an Opamp as an integrator. What are its drawbacks and how are they overcome. [8]
  - b) Draw the block schematic of an Opamp and explain the function of each block. [6]
  - c) With the help of a neat diagram explain the working of zero crossing detector. [6]
- Q2) Write a note on the following:

[20]

- a) Noninverting comparator.
- b) Voltage follower.
- c) Instrumentation Amplifier.
- d) Characteristics of Ideal op-amp.
- e) Ideal voltage transfer curve.

## MODULE - II

- Q3) a) Explain the applications of IC 723 Regulator. [8]
  - b) Explain the working and applications of a free running multi vibrator. [8]
  - c) Explain the operating principle of a PLL. [4]
- Q4) a) Draw the internal diagram of IC 55 timer and explain its working. [8]
  - b) Write a note on the following. [12]
    - i) Applications of PLL.
    - ii) Voltage Regulator using LM105.
    - iii) Phase detector.

# MODULE - III

| 05)         | a)  | Explain the following characteristics of a Digital IC. [8                                                                                                                              | ]                         |
|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| <u>U</u> 3) | aj  | i) Current and voltage parameters (any 4)                                                                                                                                              |                           |
|             |     | ii) Figure of merit.                                                                                                                                                                   |                           |
|             |     | iii) Noise immunity.                                                                                                                                                                   |                           |
|             |     | iv) Operating speed.                                                                                                                                                                   |                           |
|             | b)  | C CMOS Inventor                                                                                                                                                                        | •]                        |
|             | c)  | Explain the working of 2 input DTL Nand gate. Also Draw the circuit for 3 input                                                                                                        | ıt                        |
|             | -,  | modified DTL gate.                                                                                                                                                                     | ) j                       |
| Q6)         | a)  | State the advantages and disadvantages of HTL over DTL.                                                                                                                                |                           |
|             | b)  | Explain the operation of schottky TTL. How does the use of schottky diode reduced                                                                                                      | :е                        |
|             | - / | the turn off time to negligible preparation in a TTL circuit.                                                                                                                          | )<br>                     |
|             | c)  | State the advantages and disadvantages of 1912 gard                                                                                                                                    | 51                        |
|             | d)  | Explain the use of totem pole output stage in a TTL gate.                                                                                                                              | 5]                        |
|             |     | MODULE - IV                                                                                                                                                                            |                           |
| Q7)         | a)  | of output versus input.                                                                                                                                                                | o j                       |
|             | b)  | Calculate the output voltage of a R-2R ladder network given $R_F = 27k\Omega$ when to inputs $b_0$ , $b_1$ , $b_2$ , $b_3$ are at 5v.                                                  | 4)                        |
|             | c)  | Explain the voltage to frequency converter and derive the necessary expression                                                                                                         | s.<br>[ <b>8</b> ]        |
| Q8)         | a)  | Explain successive approximation type A/D converter and list its advantages.                                                                                                           | 8]                        |
|             | (a  | Design a 6 bit weighted resistor (DAC) whose full scale output voltage is $-1$ . The logic levels are logic $1 = +10v$ and logic $0 = 0v$ . Calculate the output voltage when input is | )v.<br>ige<br>[ <b>8]</b> |
|             |     | i) 101100 ii) 111000 iii)                                                                                                                                                              |                           |
|             | c   |                                                                                                                                                                                        | <del>[4</del> ]           |
|             | ,   | i) Resolution ii) Range of input voltage.                                                                                                                                              |                           |
|             |     | iii) Conversion time iv) Accuracy.                                                                                                                                                     |                           |
|             |     | •                                                                                                                                                                                      |                           |